TAGGED: ansys-circuit, design-semiconductor, q3d-extractor
-
-
November 2, 2024 at 1:21 pmldengaqSubscriber
I want to design a interconnect structure in semiconductor metal layer and know the new structure RLGC behaviour in circuit response. Interconnect structure generally have a source come from transistor output and multiple sink terminal for outside electrical connect. Unfortunately, I found that in Q3D extractor, I can't define one source and two sink, which can not meet my simulation requirment. If I define two source and one sink, and then connect the sink with transistor output and source with other outside electrical connect, I found that the spice model isn't accurate. I would like to know if there are any methods that can define a one-input and two-output RLGC model for circuit simulation. Thank you very much.
-
November 11, 2024 at 4:25 amssanoAnsys Employee
Thank you for your inquiry.
As you pointed out, it is not possible to define two Sinks on one net.
This is because the current path cannot be uniquely determined.
As you understand, we define two Sources and one Sink to output the equivalent circuit.
When excluding Capacitance, if only Resistance and Inductance are in the circuit, the analysis results should be the same regardless of which point is set as the Sink.
-
- You must be logged in to reply to this topic.
- HFSS Incident Plane Wave excitement mode
- Question for Maxwell
- Simulation of capacitor combining eddy currents with displacement currents
- How to calculate eddy and hysteresis losses of the core?
- Ansys Maxwell 3D – eddy current
- How to determine initial position in motion setup
- dq graph non-conformity
- How to customize pulse waveform and injection site in microstrip array
- 180 Degree Phase Shift When Measuring S21
- Simplorer+Maxwell Cosimulation results and Maxwell results mismatch
-
1236
-
543
-
523
-
225
-
209
© 2024 Copyright ANSYS, Inc. All rights reserved.